Embedded and fan-out wafer and panel level packaging technologies for advanced application spaces : high performance compute and system-in-package / edited by Beth Keser, Steffen Kröhnert. - 1 online resource (323 pages). - IEEE Press series . - IEEE Press series. .

Discover an up-to-date exploration of Embedded and Fan-Out Waver and Panel Level technologies In Embedded and Fan-Out Wafer and Panel Level Packaging Technologies for Advanced Application Spaces: High Performance Compute and System-in-Package , a team of accomplished semiconductor experts delivers an in-depth treatment of various fan-out and embedded die approaches. The book begins with a market analysis of the latest technology trends in Fan-Out and Wafer Level Packaging before moving on to a cost analysis of these solutions. The contributors discuss the new package types for advanced application spaces being created by companies like TSMC, Deca Technologies, and ASE Group. Finally, emerging technologies from academia are explored. Embedded and Fan-Out Wafer and Panel Level Packaging Technologies for Advanced Application Spaces is an indispensable resource for microelectronic package engineers, managers, and decision makers working with OEMs and IDMs. It is also a must-read for professors and graduate students working in microelectronics packaging research.

9781119793847 111979384X 9781119793892 1119793890 9781119793908 1119793904

10.1002/9781119793908 doi

9648539 IEEE


Microelectronic packaging.
Microelectronic packaging.


Electronic books.

TK7870.15 / .E43 2021

621.381/046