Champac, Victor.
Timing Performance of Nanometer Digital Circuits Under Process Variations [electronic resource] / by Victor Champac, Jose Garcia Gervacio. - 1st ed. 2018. - XVIII, 185 p. 116 illus., 91 illus. in color. online resource. - Frontiers in Electronic Testing ; 39 . - Frontiers in Electronic Testing ; 39 .
Introduction -- Mathematical Fundamentals -- Process Variations -- Gate delay under process variations -- Path Delay Under Process Variations -- Circuit Analysis under Process Variations -- FinFET Technology and design issues.
This book discusses the digital design of integrated circuits under process variations, with a focus on design-time solutions. The authors describe a step-by-step methodology, going from logic gates to logic paths to the circuit level. Topics are presented in comprehensively, without overwhelming use of analytical formulations. Emphasis is placed on providing digital designers with understanding of the sources of process variations, their impact on circuit performance and tools for improving their designs to comply with product specifications. Various circuit-level “design hints” are highlighted, so that readers can use then to improve their designs. A special treatment is devoted to unique design issues and the impact of process variations on the performance of FinFET based circuits. This book enables readers to make optimal decisions at design time, toward more efficient circuits, with better yield and higher reliability.
9783319754659
10.1007/978-3-319-75465-9 doi
Electronic circuits.
Microprocessors.
Computer architecture.
Electronics.
Electronic Circuits and Systems.
Processor Architectures.
Electronics and Microelectronics, Instrumentation.
TK7867-7867.5
621.3815
Timing Performance of Nanometer Digital Circuits Under Process Variations [electronic resource] / by Victor Champac, Jose Garcia Gervacio. - 1st ed. 2018. - XVIII, 185 p. 116 illus., 91 illus. in color. online resource. - Frontiers in Electronic Testing ; 39 . - Frontiers in Electronic Testing ; 39 .
Introduction -- Mathematical Fundamentals -- Process Variations -- Gate delay under process variations -- Path Delay Under Process Variations -- Circuit Analysis under Process Variations -- FinFET Technology and design issues.
This book discusses the digital design of integrated circuits under process variations, with a focus on design-time solutions. The authors describe a step-by-step methodology, going from logic gates to logic paths to the circuit level. Topics are presented in comprehensively, without overwhelming use of analytical formulations. Emphasis is placed on providing digital designers with understanding of the sources of process variations, their impact on circuit performance and tools for improving their designs to comply with product specifications. Various circuit-level “design hints” are highlighted, so that readers can use then to improve their designs. A special treatment is devoted to unique design issues and the impact of process variations on the performance of FinFET based circuits. This book enables readers to make optimal decisions at design time, toward more efficient circuits, with better yield and higher reliability.
9783319754659
10.1007/978-3-319-75465-9 doi
Electronic circuits.
Microprocessors.
Computer architecture.
Electronics.
Electronic Circuits and Systems.
Processor Architectures.
Electronics and Microelectronics, Instrumentation.
TK7867-7867.5
621.3815