Advances in embedded and fan-out wafer level packaging technologies / (Record no. 69160)

000 -LEADER
fixed length control field 07322cam a22006378i 4500
001 - CONTROL NUMBER
control field ocn1089612468
005 - DATE AND TIME OF LATEST TRANSACTION
control field 20220711203537.0
008 - FIXED-LENGTH DATA ELEMENTS--GENERAL INFORMATION
fixed length control field 180804t20192019nju ob 001 0 eng
019 ## -
-- 1089126008
-- 1089612468
020 ## - INTERNATIONAL STANDARD BOOK NUMBER
ISBN 9781119313977
-- (electronic book)
020 ## - INTERNATIONAL STANDARD BOOK NUMBER
ISBN 111931397X
-- (electronic book)
020 ## - INTERNATIONAL STANDARD BOOK NUMBER
ISBN 9781119313984
-- (electronic book)
020 ## - INTERNATIONAL STANDARD BOOK NUMBER
ISBN 1119313988
-- (electronic book)
020 ## - INTERNATIONAL STANDARD BOOK NUMBER
ISBN 9781119313991
-- (electronic book)
020 ## - INTERNATIONAL STANDARD BOOK NUMBER
ISBN 1119313996
-- (electronic book)
020 ## - INTERNATIONAL STANDARD BOOK NUMBER
-- (hardcover)
029 1# - (OCLC)
OCLC library identifier AU@
System control number 000063820646
029 1# - (OCLC)
OCLC library identifier AU@
System control number 000065126638
029 1# - (OCLC)
OCLC library identifier CHNEW
System control number 001050842
029 1# - (OCLC)
OCLC library identifier CHVBK
System control number 567421953
082 00 - CLASSIFICATION NUMBER
Call Number 621.39/5
245 00 - TITLE STATEMENT
Title Advances in embedded and fan-out wafer level packaging technologies /
300 ## - PHYSICAL DESCRIPTION
Number of Pages 1 online resource
505 0# - FORMATTED CONTENTS NOTE
Remark 2 Preface xvii -- List of Contributors xxiii -- Acknowledgments xxvii -- 1 History of Embedded and Fan-Out Packaging Technology 1 /Michael Topper, Andreas Ostmann, Tanja Braun, and Klaus-Dieter Lang -- 2 FO-WLP Market and Technology Trends 39 /E. Jan Vardaman -- 3 Embedded Wafer-Level Ball Grid Array (eWLB) Packaging Technology Platform 55 /Thorsten Meyer and Steffen Krohnert -- 4 Ultrathin 3D FO-WLP eWLB-PoP (Embedded Wafer-Level Ball Grid Array-Package-on-Package) Technology 77 /S.W. Yoon -- 5 NEPES Fan-Out Packaging Technology from Single die, SiP to Panel-Level Packaging 97 /Jong Heon (Jay) Kim -- 6 M-Series Fan-Out with Adaptive Patterning 117 /Tim Olson and Chris Scanlan -- 7 SWIFTR Semiconductor Packaging Technology 141 /Ron Huemoeller and Curtis Zwenger -- 8 Embedded Silicon Fan-Out (eSiFOR) Technology for Wafer-Level System Integration 169 /Daquan Yu -- 9 Embedding of Active and Passive Devices by Using an Embedded Interposer: The i2 Board Technology 185 /Thomas Gottwald, Christian Roessle, and Alexander Neumann -- 10 Embedding of Power Electronic Components: The Smart p2 Pack Technology 201 /Thomas Gottwald and Christian Roessle -- 11 Embedded Die in Substrate (Panel-Level) Packaging Technology 217 /Tomoko Takahashi and Akio Katsumata -- 12 Blade: A Chip-First Embedded Technology for Power Packaging 241 /Boris Plikat and Thorsten Scharf -- 13 The Role of Liquid Molding Compounds in the Success of Fan-Out Wafer-Level Packaging Technology 261 /Katsushi Kan, Michiyasu Sugahara, and Markus Cichon -- 14 Advanced Dielectric Materials (Polyimides and Polybenzoxazoles) for Fan-Out Wafer-Level Packaging (FO-WLP) 271 /T. Enomoto, J.I. Matthews, and T. Motobe -- 15 Enabling Low Temperature Cure Dielectrics for Advanced Wafer-Level Packaging 317 /Stefan Vanclooster and Dimitri Janssen -- 16 The Role of Pick and Place in Fan-Out Wafer-Level Packaging 347 /Hugo Pristauz, Alastair Attard, and Harald Meixner -- 17 Process and Equipment for eWLB: Chip Embedding by Molding 371 /Edward Furgut, Hirohito Oshimori, and Hiroaki Yamagishi.
505 8# - FORMATTED CONTENTS NOTE
Remark 2 18 Tools for Fan-Out Wafer-Level Package Processing 403 /Nelson Fan, Eric Kuah, Eric Ng, and Otto Cheung -- 19 Equipment and Process for eWLB: Required PVD/Sputter Solutions 419 /Chris Jones, Ricardo Gaio, and Jose Castro -- 20 Excimer Laser Ablation for the Patterning of Ultra-fine Routings 441 /Habib Hichri, Markus Arendt, and Seongkuk Lee -- 21 Temporary Carrier Technologies for eWLB and RDL-First Fan-Out Wafer-Level Packages 457 /Thomas Uhrmann and Boris Pova¿ay -- 22 Encapsulated Wafer-Level Package Technology (eWLCSP): Robust WLCSP Reliability with Sidewall Protection 471 /S.W. Yoon -- 23 Embedded Multi-die Interconnect Bridge (EMIB): A Localized, High Density, High Bandwidth Packaging Interconnect 487 /Ravi Mahajan, Robert Sankman, Kemal Aygun, Zhiguo Qian, Ashish Dhall, Jonathan Rosch, Debendra Mallik, and Islam Salama -- 24 Interconnection Technology Innovations in 2.5D Integrated Electronic Systems 501 /Paragkumar A. Thadesar, Paul K. Jo, and Muhannad S. Bakir -- References 515 -- Index 521.
520 ## - SUMMARY, ETC.
Summary, etc Examines the advantages of Embedded and FO-WLP technologies, potential application spaces, package structures available in the industry, process flows, and material challenges Embedded and fan-out wafer level packaging "FO-WLP" technologies have been developed across the industry over the past 15 years and have been in high volume manufacturing for nearly a decade. This book covers the advances that have been made in this new packaging technology and discusses the many benefits it provides to the electronic packaging industry and supply chain. It provides a compact overview of the major types of technologies offered in this field, on what is available, how it is processed, what is driving its development, and the pros and cons. Filled with contributions from some of the field's leading experts,??Advances in Embedded and Fan-Out Wafer Level Packaging Technologies??begins with a look at the history of the technology. It then goes on to examine the biggest technology and marketing trends. Other sections are dedicated to chip-first FO-WLP, chip-last FO-WLP, embedded die packaging, materials challenges, equipment challenges, and resulting technology fusions. This valuable text: . Discusses specific company standards and their development results. Relates its content to practice as well as to contemporary and future challenges in electronics system integration and packaging Advances in Embedded and Fan-Out Wafer Level Packaging Technologies??will appeal to microelectronic packaging engineers, managers, and decision makers working in OEMs, IDMs, IFMs, OSATs, silicon foundries, materials suppliers, equipment suppliers, and CAD tool suppliers. It is also an excellent book for professors and graduate students working in microelectronic packaging research.
650 #0 - SUBJECT ADDED ENTRY--SUBJECT 1
General subdivision Wafer-scale integration.
650 #7 - SUBJECT ADDED ENTRY--SUBJECT 1
General subdivision Mechanical.
650 #7 - SUBJECT ADDED ENTRY--SUBJECT 1
General subdivision Wafer-scale integration.
700 1# - AUTHOR 2
Author 2 Keser, Beth,
700 1# - AUTHOR 2
Author 2 Kroehnert, Steffen,
856 40 - ELECTRONIC LOCATION AND ACCESS
Uniform Resource Identifier https://doi.org/10.1002/9781119313991
942 ## - ADDED ENTRY ELEMENTS (KOHA)
Koha item type eBooks
264 #1 -
-- Hoboken, NJ, USA :
-- John Wiley & Sons, Inc.,
-- 2019.
264 #4 -
-- ©2019
336 ## -
-- text
-- txt
-- rdacontent
337 ## -
-- computer
-- c
-- rdamedia
338 ## -
-- online resource
-- cr
-- rdacarrier
588 0# -
-- Online resource; title from digital title page (viewed on May 17, 2019).
650 #0 - SUBJECT ADDED ENTRY--SUBJECT 1
-- Chip scale packaging.
650 #0 - SUBJECT ADDED ENTRY--SUBJECT 1
-- Integrated circuits
650 #7 - SUBJECT ADDED ENTRY--SUBJECT 1
-- TECHNOLOGY & ENGINEERING
650 #7 - SUBJECT ADDED ENTRY--SUBJECT 1
-- Chip scale packaging.
-- (OCoLC)fst00857834
650 #7 - SUBJECT ADDED ENTRY--SUBJECT 1
-- Integrated circuits
-- (OCoLC)fst00975620
994 ## -
-- C0
-- DG1

No items available.