Normal view MARC view ISBD view

Low Substrate Temperature Modeling Outlook of Scaled n-MOSFET [electronic resource] / by Nabil Shovon Ashraf.

By: Ashraf, Nabil Shovon [author.].
Contributor(s): SpringerLink (Online service).
Material type: materialTypeLabelBookSeries: Synthesis Lectures on Emerging Engineering Technologies: Publisher: Cham : Springer International Publishing : Imprint: Springer, 2018Edition: 1st ed. 2018.Description: XI, 77 p. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9783031020346.Subject(s): Engineering | Electrical engineering | Electronic circuits | Computers | Materials science | Surfaces (Technology) | Thin films | Technology and Engineering | Electrical and Electronic Engineering | Electronic Circuits and Systems | Computer Hardware | Materials Science | Surfaces, Interfaces and Thin FilmAdditional physical formats: Printed edition:: No title; Printed edition:: No title; Printed edition:: No titleDDC classification: 620 Online resources: Click here to access online
Contents:
Preface -- Acknowledgments -- Introduction -- Historical Perspectives of Scaled MOSFET Evolution -- Simulation Results of On-State Drain Current and Subthreshold Drain Current at Substrate Temperatures Below 300 K -- Simulation Results on Substrate Mobility and On-Channel Mobility of Conventional Long-Channel ??-MOSFET at Substrate Temperatures 300 K and below -- Simulation Outcomes of Subthreshold Slope Factor or Coefficient for Different Substrate Temperatures at the Vicinity of a Subthreshold Region to Deep Subthreshold Region of a Long-Channel ??-MOSFET -- Review of Scaled Device Architectures for Their Feasibility To Low-Temperature Operation Simulation Perspectives of the Author's Current Research -- Summary of Research Results and Conclusions -- References -- Author's Biography.
In: Springer Nature eBookSummary: Low substrate/lattice temperature (< 300 K) operation of n-MOSFET has been effectively studied by device research and integration professionals in CMOS logic and analog products from the early 1970s. The author of this book previously composed an e-book in this area where he and his co-authors performed original simulation and modeling work on MOSFET threshold voltage and demonstrated that through efficient manipulation of threshold voltage values at lower substrate temperatures, superior degrees of reduction of subthreshold and off-state leakage current can be implemented in high-density logic and microprocessor chips fabricated in a silicon die. In this book, the author explores other device parameters such as channel inversion carrier mobility and its characteristic evolution as temperature on the die varies from 100-300 K. Channel mobility affects both on-state drain current and subthreshold drain current and both drain current behaviors at lower temperatures have been modeled accurately and simulated for a 1 ??m channel length n-MOSFET. In addition, subthreshold slope which is an indicator of how speedily the device drain current can be switched between near off current and maximum drain current is an important device attribute to model at lower operating substrate temperatures. This book is the first to illustrate the fact that a single subthreshold slope value which is generally reported in textbook plots and research articles, is erroneous and at lower gate voltage below inversion, subthreshold slope value exhibits a variation tendency on applied gate voltage below threshold, i.e., varying depletion layer and vertical field induced surface band bending variations at the MOSFET channel surface. The author also will critically review the state-of-the art effectiveness of certain device architectures presently prevalent in the semiconductor industry below 45 nm node from the perspectives of device physical analysis at lower substrate temperature operating conditions. The book concludes with an emphasis on modeling simulations, inviting the device professionals to meet the performance bottlenecks emanating from inceptives present at these lower temperatures of operation of today's 10 nm device architectures.
    average rating: 0.0 (0 votes)
No physical items for this record

Preface -- Acknowledgments -- Introduction -- Historical Perspectives of Scaled MOSFET Evolution -- Simulation Results of On-State Drain Current and Subthreshold Drain Current at Substrate Temperatures Below 300 K -- Simulation Results on Substrate Mobility and On-Channel Mobility of Conventional Long-Channel ??-MOSFET at Substrate Temperatures 300 K and below -- Simulation Outcomes of Subthreshold Slope Factor or Coefficient for Different Substrate Temperatures at the Vicinity of a Subthreshold Region to Deep Subthreshold Region of a Long-Channel ??-MOSFET -- Review of Scaled Device Architectures for Their Feasibility To Low-Temperature Operation Simulation Perspectives of the Author's Current Research -- Summary of Research Results and Conclusions -- References -- Author's Biography.

Low substrate/lattice temperature (< 300 K) operation of n-MOSFET has been effectively studied by device research and integration professionals in CMOS logic and analog products from the early 1970s. The author of this book previously composed an e-book in this area where he and his co-authors performed original simulation and modeling work on MOSFET threshold voltage and demonstrated that through efficient manipulation of threshold voltage values at lower substrate temperatures, superior degrees of reduction of subthreshold and off-state leakage current can be implemented in high-density logic and microprocessor chips fabricated in a silicon die. In this book, the author explores other device parameters such as channel inversion carrier mobility and its characteristic evolution as temperature on the die varies from 100-300 K. Channel mobility affects both on-state drain current and subthreshold drain current and both drain current behaviors at lower temperatures have been modeled accurately and simulated for a 1 ??m channel length n-MOSFET. In addition, subthreshold slope which is an indicator of how speedily the device drain current can be switched between near off current and maximum drain current is an important device attribute to model at lower operating substrate temperatures. This book is the first to illustrate the fact that a single subthreshold slope value which is generally reported in textbook plots and research articles, is erroneous and at lower gate voltage below inversion, subthreshold slope value exhibits a variation tendency on applied gate voltage below threshold, i.e., varying depletion layer and vertical field induced surface band bending variations at the MOSFET channel surface. The author also will critically review the state-of-the art effectiveness of certain device architectures presently prevalent in the semiconductor industry below 45 nm node from the perspectives of device physical analysis at lower substrate temperature operating conditions. The book concludes with an emphasis on modeling simulations, inviting the device professionals to meet the performance bottlenecks emanating from inceptives present at these lower temperatures of operation of today's 10 nm device architectures.

There are no comments for this item.

Log in to your account to post a comment.