Die-stacking Architecture [electronic resource] / by Yuan Xie, Jishen Zhao.
By: Xie, Yuan [author.].
Contributor(s): Zhao, Jishen [author.] | SpringerLink (Online service).
Material type: BookSeries: Synthesis Lectures on Computer Architecture: Publisher: Cham : Springer International Publishing : Imprint: Springer, 2015Edition: 1st ed. 2015.Description: XIV, 113 p. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9783031017476.Subject(s): Electronic circuits | Microprocessors | Computer architecture | Electronic Circuits and Systems | Processor ArchitecturesAdditional physical formats: Printed edition:: No title; Printed edition:: No titleDDC classification: 621.3815 Online resources: Click here to access onlinePreface -- Acknowledgments -- 3D Integration Technology -- Benefits of 3D Integration -- Fine-granularity 3D Processor Design -- Coarse-granularity 3D Processor Design -- 3D GPU Architecture -- 3D Network-on-Chip -- Thermal Analysis and Thermal-aware Design -- Cost Analysis for 3D ICs -- Conclusion -- Bibliography .
The emerging three-dimensional (3D) chip architectures, with their intrinsic capability of reducing the wire length, promise attractive solutions to reduce the delay of interconnects in future microprocessors. 3D memory stacking enables much higher memory bandwidth for future chip-multiprocessor design, mitigating the "memory wall" problem. In addition, heterogenous integration enabled by 3D technology can also result in innovative designs for future microprocessors. This book first provides a brief introduction to this emerging technology, and then presents a variety of approaches to designing future 3D microprocessor systems, by leveraging the benefits of low latency, high bandwidth, and heterogeneous integration capability which are offered by 3D technology.
There are no comments for this item.